• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > D05022-152HC
D05022-152HC

D05022-152HC

Model D05022-152HC
Description N-Channel FET Synchronous Buck Regulator Controller for Low Output Voltages
PDF file Total 22 pages (File size: 598K)
Chip Manufacturer NSC
LM2727/LM2737
Block Diagram
20049401
Application Information
THEORY OF OPERATION
The LM2727 is a voltage-mode, high-speed synchronous
buck regulator with a PWM control scheme. It is designed for
use in set-top boxes, thin clients, DSL/Cable modems, and
other applications that require high efficiency buck convert-
ers. It has power good (PWRGD), output shutdown (SD),
over voltage protection (OVP) and under voltage protection
(UVP). The over-voltage and under-voltage signals are OR
gated to drive the Power Good signal and a shutdown latch,
which turns off the high side gate and turns on the low side
gate if pulled low. Current limit is achieved by sensing the
voltage V
DS
across the low side FET. During current limit the
high side gate is turned off and the low side gate turned on.
The soft start capacitor is discharged by a 95µA source
(reducing the maximum duty cycle) until the current is under
control. The LM2737 does not latch off during UVP or OVP,
and uses the HIGH and LOW comparators for the power-
good function only.
START UP
When V
CC
exceeds 4.2V and the enable pin EN sees a logic
high the soft start capacitor begins charging through an
internal fixed 10µA source. During this time the output of the
error amplifier is allowed to rise with the voltage of the soft
start capacitor. This capacitor, Css, determines soft start
time, and can be determined approximately by:
9
An application for a microprocessor might need a delay of
3ms, in which case C
SS
would be 12nF. For a different
device, a 100ms delay might be more appropriate, in which
case C
SS
would be 400nF. (390 10%) During soft start the
PWRGD flag is forced low and is released when the voltage
reaches a set value. At this point this chip enters normal
operation mode, the Power Good flag is released, and the
OVP and UVP functions begin to monitor Vo.
NORMAL OPERATION
While in normal operation mode, the LM2727/37 regulates
the output voltage by controlling the duty cycle of the high
side and low side FETs. The equation governing output
voltage is:
The PWM frequency is adjustable between 50kHz and
2MHz and is set by an external resistor, R
FADJ
, between the
FREQ pin and ground. The resistance needed for a desired
frequency is approximately:
www.national.com
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.