• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > M1040-11I156.2500
M1040-11I156.2500

M1040-11I156.2500

Model M1040-11I156.2500
Description VCSO BASED CLOCK PLL WITH AUTOSWITCH
PDF file Total 12 pages (File size: 429K)
Chip Manufacturer ICS
Preliminary Information
M1040
VCSO B
ASED
C
LOCK
PLL
WITH
A
UTO
S
WITCH
P
IN
A
SSIGNMENT
(9 x 9 mm SMT)
G
ENERAL
D
ESCRIPTION
The M1040 is a VCSO (Voltage Controlled SAW
Oscillator) based clock generator
PLL designed for clock protection,
frequency translation and jitter
attenuation in OC-12/48 class optical
networking systems. It features dual
differential inputs with two modes of
input selection: manual and
automatic upon clock failure. The clock multiplication
ratios and output divider ratio are pin selectable. This
device provides two outputs. External loop components
allow the tailoring of PLL loop response.
F
EATURES
Integrated SAW (surface acoustic wave) delay line;
low phase jitter of < 0.5ps rms, typical (12kHz to
20MHz)
Output frequencies of 62.5 to 175 MHz
*
; Two differen-
tial LVPECL outputs (CML, LVDS options available)
Loss of Lock (LOL) indicator output
Narrow Bandwidth control input (NBW pin);
Initialization (INIT) input overrides NBW at power-up
Dual reference clock inputs support LVDS, LVPECL,
LVCMOS, LVTTL
AutoSwitch (AUTO pin) - automatic (non-revertive)
reference clock reselection upon clock failure; Hitless
Switching (HS), Phase Build-out (PBO) options enable
SONET (GR-253)/SDH (G.813) MTIE/TDEV compliance
Acknowledge pin (REF_ACK pin) indicates the actively
selected reference input
Industrial temperature available
Single 3.3V power supply
Small 9 x 9 mm SMT (surface mount) package
Figure 1: Pin Assignment
Example I/O Clock Frequency Combinations
Using
M1040-11-155.5200
Input Reference
Clock (MHz)
19.44
77.76
155.52
622.08
PLL Ratio
(Pin Selectable)
Output Clock
(MHz)
(Pin Selectable)
8
2
1
0.25
155.52
or
77.76
Table 1: Example I/O Clock Frequency Combinations
* Specify VCSO center frequency at time of order.
S
IMPLIFIED
B
LOCK
D
IAGRAM
M1040
NBW
MUX
PLL
Phase
Detector
DIF_REF0
nDIF_REF0
DIF_REF1
nDIF_REF1
REF_ACK
REF_SEL
AUTO
Auto
INIT
LOL
MR_SEL2:0
3
Ref Sel
0
R Div
VCSO
1
0
1
M Divider
LOL
Phase
Detector
M / R Divider
P Divider
(1 or 2)
FOUT0
nFOUT0
FOUT1
nFOUT1
LUT
P_SEL
Figure 2: Simplified Block Diagram
M1040 Datasheet Rev 0.1
M1040 VCSO Based Clock PLL with AutoSwitch
Revised 11Nov2003
tel (508) 852-5400
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.