• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > W147
W147

W147

Model W147
Description Frequency Generator for Integrated Core Logic
PDF file Total 12 pages (File size: 143K)
Chip Manufacturer CYPRESS
PRELIMINARY
V
DD
W147G
Output Strapping Resistor
Series Termination Resistor
Clock Load
10 kΩ
(Load Option 1)
W147G
Power-on
Reset
Timer
Output
Buffer
Output Three-state
Q
Hold
Output
Low
D
10kΩ
(Load Option 0)
Data
Latch
Figure 1. Input Logic Selection Through Resistor Load Option
Overview
The W147G is a highly integrated frequency timing generator,
supplying all the required clock sources for an Intel® architec-
ture platform using graphics integrated core logic.
Functional Description
I/O Pin Operation
REF/APICDIV is a dual purpose l/O pin. Upon power-up the
pin acts as a logic input. If the pin is strapped to a LOW state
externally, APIC clock outputs will run divide synchronously at
half PCI clock speed. If it is pulled HIGH, APIC clock will run
synchronous to PCI clocks. An external 10-kΩ strapping resis-
tor should be used.
Figure 1
shows a suggested method for
strapping resistor connections.
Table 2. CK Whitney Truth Table
SEL1
0
0
1
1
SEL0
0
1
0
1
CPU
Hi-Z
TCLK/2
66 MHz
100 MHz
SDRAM
Hi-Z
TCLK/2
100 MHz
100 MHz
3V66
Hi-Z
TCLK/3
66 MHz
66 MHz
After 2 ms, the pin becomes an output. Assuming the power
supply has stabilized by then, the specified output frequency
is delivered on the pins. If the power supply has not yet
reached full value, output frequency initially may be below tar-
get but will increase to target once supply voltage has stabi-
lized. In either case, a short output clock cycle may be pro-
duced from the CPU clock outputs when the outputs are
enabled.
Pin Selectable Functions
Table 1
outlines the device functions selectable through
SEL0:1. Specific outputs available at each pin is detailed in
Table 2
below. The SEL0 pin requires a 220Ω pull-up resistor
to 3.3V for the W147G to sense the maximum host bus fre-
quency of the processor and configure itself accordingly.
PCI
Hi-Z
TCLK/6
33 MHz
33 MHz
48MHz
Hi-Z
TCLK/2
48 MHz
48 MHz
REF
Hi-Z
TCLK
14.318 MHz
14.318 MHz
APIC
[1]
Hi-Z
TCLK/6
16.67 MHz
16.67 MHz
Notes
2
4, 5
3, 6, 7
3, 6, 7
Notes:
1. APIC clock frequency determined by the strap option on the REF/APICDIV input pin.
2. Provided for board level “bed of nails” testing.
3. “Normal” mode of operation.
4. TCLK is a test clock overdriven on the XTAL_IN input during test mode.
5. Required for DC output impedance verification.
6. Range of reference frequency allowed is: min. = 14.316 MHz, nominal = 14.31818 MHz, max. = 14.32 MHz.
7. Frequency accuracy of 48 MHz must be +167 PPM to match USB default.
3
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.