• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > I14304EY
I14304EY

I14304EY

Model I14304EY
Description Speech Synthesizer With RCDG, 240s, CMOS, PDSO28, 8 X 13.40 MM, LEAD FREE, PLASTIC, TSOP1-28
PDF file Total 38 pages (File size: 393K)
Chip Manufacturer WINBOND
ISD4003 SERIES
PIN NAME
PIN NO.
SOIC /
PDIP
TSOP
6
FUNCTION
XCLK
26
External Clock Input:
The pin has an internal pull-down
device. The ISD4003 series is configured at the factory with
an internal sampling clock frequency centered to
±1
percent of specification. The frequency is then maintained
to a variation of
±2.25
percent over the entire commercial
temperature and operating voltage ranges. The internal
clock has a –6/+4 percent tolerance over the extended
temperature, industrial temperature and voltage ranges. A
regulated power supply is recommended for industrial
temperature range parts. If greater precision is required,
the device can be clocked through the XCLK pin as follows:
Part Number
ISD4003-04M
ISD4003-05M
ISD4003-06M
ISD4003-08M
Sample Rate
8.0 kHz
6.4 kHz
5.3 kHz
4.0 kHz
Required Clock
1024 kHz
819.2 kHz
682.7 kHz
512 kHz
These recommended clock rates should not be varied
because the anti-aliasing and smoothing filters are fixed.
Otherwise, aliasing problems can occur if the sample rate
differs from the one recommended. The duty cycle on the
input clock is not critical, as the clock is immediately
divided by two.
If the XCLK is not used, this input must
be connected to ground.
SCLK
28
8
Serial Clock:
This is the input clock to the ISD4003 device.
It is generated by the master device (typically
microcontoller) and is used to synchronize the data transfer
in and out of the device through the MOSI and MISO lines,
respectively. Data is latched into the ISD4003 on the rising
edge of SCLK and shifted out of the device on the falling
edge of SCLK.
- 10 -
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.