• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > G1-266P-85-1.8
G1-266P-85-1.8

G1-266P-85-1.8

Model G1-266P-85-1.8
Description Processor Series Low Power Integrated x86 Solution
PDF file Total 247 pages (File size: 4M)
Chip Manufacturer NSC
Geode™ GX1 Processor Series
Integrated Functions
(Continued)
Table 4-15. Memory Controller Registers (Continued)
Bit
Name
Description
MC_MEM_CNTRL2 (R/W)
Reserved:
Set to 0.
Reserved
Enable SDCLK_OUT:
Turn on the output. 0 = Enabled; 1 = Disabled.
Enable SDCLK3:
Turn on the output. 0 = Enabled; 1 = Disabled.
Enable SDCLK2:
Turn on the output. 0 = Enabled; 1 = Disabled.
Enable SDCLK1:
Turn on the output. 0 = Enabled; 1 = Disabled.
Enable SDCLK0:
Turn on the output. 0 = Enabled; 1 = Disabled.
Shift SDCLK:
This function allows shifting SDCLK to meet SDRAM setup and hold time requirements.
The shift function will not take effect until the SDCLKSTRT bit (bit 17 of MC_MEM_CNTRL1) transi-
tions from 0 to 1:
000 = No shift
001 = Shift 0.5 core clock
010 = Shift 1 core clock
011 = Shift 1.5 core clock
100 = Shift 2 core clocks
101 = Shift 2.5 core clocks
110 = Shift 3 core clocks
111 = Reserved
Default Value = 00000801h
GX_BASE+8404h-8407h
31:14
13:11
10
9
8
7
6
5:3
RSVD
RSVD
SDCLKOMSK#
SDCLK3MSK#
SDCLK2MSK#
SDCLK1MSK#
SDCLK0MSK#
SHFTSDCLK
Refer to Figure 4-10 on page 124 for an example of SDCLK shifting.
2
1
0
RSVD
RD
FSTRDMSK
Reserved:
Set to 0.
Read Data Phase:
Selects if read data is latched one or two core clock after the rising edge of SDCLK:
0 = 1 core clock; 1 = 2 core clocks.
Fast Read Mask:
Do not allow core reads to bypass the request FIFO: 0 = Disable; 1 = Enable.
MC_BANK_CFG (R/W)
Reserved:
Set to 0.
DIMM1 Module Banks (Banks 2 and 3):
Selects the number of module banks installed per DIMM for
DIMM1:
0 = 1 Module bank (Bank 2 only)
1 = 2 Module banks (Bank 2 and 3)
29
28
RSVD
DIMM1_
COMP_BNK
Reserved:
Set to 0.
DIMM1 Component Banks (Banks 2 and 3):
Selects the number of component banks per module
bank for DIMM1:
0 = 2 Component banks
1 = 4 Component banks
Banks 2 and 3 must have the same number of component banks.
27
26:24
RSVD
DIMM1_SZ
Reserved:
Set to 0.
DIMM1 Size (Banks 2 and 3):
Selects the size of DIMM1:
000 = 4 MB
001 = 8 MB
010 = 16 MB
011 = 32 MB
100 = 64 MB
101 = 128 MB
110 = 256 MB
111 = 512 MB
Default Value = 41104110h
GX_BASE+8408h-840Bh
31
30
RSVD
DIMM1_
MOD_BNK
This size is the total of both banks 2 and 3. Also, banks 2 and 3 must be the same size.
23
22:20
RSVD
DIMM1_PG_SZ
Reserved:
Set to 0.
DIMM1 Page Size (Banks 2 and 3):
Selects the page size of DIMM1:
000 = 1 KB
001 = 2 KB
010 = 4 KB
011 = 8 KB
1xx = 16 KB
111 = DIMM1 not installed
Both banks 2 and 3 must have the same page size. When DIMM1 (neither bank 2 or 3) is not installed,
program all other DIMM1 fields to 0.
19:15
14
RSVD
DIMM0_
MOD_BNK
Reserved:
Set to 0.
DIMM0 Module Banks (Banks 0 and 1):
Selects number of module banks installed per DIMM for
DIMM0:
0 = 1 Module bank (Bank 0 only)
1 = 2 Module banks (Bank 0 and 1)
www.national.com
114
Revision 1.0
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.