U1AFS600-2FG484
Model | U1AFS600-2FG484 |
Description | Field Programmable Gate Array, |
PDF file | Total 334 pages (File size: 18M) |
Chip Manufacturer | MICROSEMI |
Fusion Family of Mixed Signal FPGAs
t
EOUT
D Q
E
CLK
t
ZL
, t
ZH
, t
HZ
, t
LZ
, t
ZLS
, t
ZHS
EOUT
D Q
D
CLK
t
EOUT
= MAX(t
EOUT
(R). t
EOUT
(F))
VCC
D
VCC
E
50%
t
EOUT (R)
50%
t
ZL
DOUT
PAD
I/O Interface
50%
t
EOUT (F)
VCC
50%
t
HZ
t
ZH
EOUT
PAD
50%
VCCI
V
trip
50%
t
LZ
V
trip
90% VCCI
VOL
10% VCCI
VCC
D
VCC
E
50%
t
EOUT (R)
50%
t
ZLS
V
trip
VOL
50%
VCC
t
EOUT (F)
50%
VOH
50%
t
ZHS
V
trip
EOUT
PAD
Figure 2-116 •
Tristate Output Buffer Timing Model and Delays (example)
Revision 2
2- 165