• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > U1AFS600-2FG484
U1AFS600-2FG484

U1AFS600-2FG484

Model U1AFS600-2FG484
Description Field Programmable Gate Array,
PDF file Total 334 pages (File size: 18M)
Chip Manufacturer MICROSEMI
Fusion Family of Mixed Signal FPGAs
Table 2-25 •
Flash Memory Block Timing (continued)
Commercial Temperature Range Conditions: T
J
= 70°C, Worst-Case VCC = 1.425 V
Parameter
t
SUPGLOSSPRO
t
HDPGLOSSPRO
t
SUPGSTAT
t
HDPGSTAT
t
SUOVERWRPG
t
HDOVERWRPG
t
SULOCKREQUEST
t
HDLOCKREQUEST
t
RECARNVM
t
REMARNVM
t
MPWARNVM
t
MPWCLKNVM
t
FMAXCLKNVM
Description
Page Loss Protect Setup Time for the Control Logic
Page Loss Protect Hold Time for the Control Logic
Page Status Setup Time for the Control Logic
Page Status Hold Time for the Control Logic
Over Write Page Setup Time for the Control Logic
Over Write Page Hold Time for the Control Logic
Lock Request Setup Time for the Control Logic
Lock Request Hold Time for the Control Logic
Reset Recovery Time
Reset Removal Time
Asynchronous Reset Minimum Pulse Width for the
Control Logic
Clock Minimum Pulse Width for the Control Logic
Maximum Frequency for Clock for the Control Logic – for
AFS1500/AFS600
Maximum Frequency for Clock for the Control Logic – for
AFS250/AFS090
–2
1.69
0.00
2.49
0.00
1.88
0.00
0.87
0.00
0.94
0.00
10.00
4.00
80.00
100.00
–1
1.93
0.00
2.83
0.00
2.14
0.00
0.99
0.00
1.07
0.00
12.50
5.00
80.00
80.00
Std.
2.27
0.00
3.33
0.00
2.52
0.00
1.16
0.00
1.25
0.00
12.50
5.00
80.00
80.00
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MHz
MHz
Revision 2
2- 55
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.