MC9S12XDP512CFU
Model | MC9S12XDP512CFU |
Description | 16-BIT, FLASH, 40MHz, MICROCONTROLLER, PQFP80 |
PDF file | Total 1348 pages (File size: 8M) |
Chip Manufacturer | PHILIPS |
Chapter 2 Clocks and Reset Generator (S12CRGV6)
Table 2-15. Reset Vector Selection
Sampled RESET Pin
(64 cycles
after release)
1
1
1
0
Clock Monitor
Reset Pending
0
1
0
X
COP
Reset Pending
0
X
1
X
Vector Fetch
POR / LVR / Illegal Address Reset / External Reset
Clock Monitor Reset
COP Reset
POR / LVR / Illegal Address Reset / External Reset
with rise of RESET pin
NOTE
External circuitry connected to the RESET pin should not include a large
capacitance that would interfere with the ability of this signal to rise to a
valid logic 1 within 64 SYSCLK cycles after the low drive is released.
The internal reset of the MCU remains asserted while the reset generator completes the 192 SYSCLK long
reset sequence. The reset generator circuitry always makes sure the internal reset is deasserted
synchronously after completion of the 192 SYSCLK cycles. In case the RESET pin is externally driven
low for more than these 192 SYSCLK cycles (external reset), the internal reset remains asserted too.
RESET
)(
)(
RESET pin
released
CRG drives RESET pin low
SYSCLK
)
(
128 + n cycles
Possibly
SYSCLK
not
running
With
n
being
min 3 / max 6
cycles depending
on internal
synchronization
delay
)
(
64 cycles
)
(
Possibly
RESET
driven low
externally
Figure 2-25. RESET Timing
MC9S12XDP512 Data Sheet, Rev. 2.21
114
Freescale Semiconductor