• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > MC9S12XDP512CFU
MC9S12XDP512CFU

MC9S12XDP512CFU

Model MC9S12XDP512CFU
Description 16-BIT, FLASH, 40MHz, MICROCONTROLLER, PQFP80
PDF file Total 1348 pages (File size: 8M)
Chip Manufacturer PHILIPS
Chapter 13 Periodic Interrupt Timer (S12PIT24B4CV1)
13.3.0.2
R
W
Reset
PIT Force Load Timer Register (PITFLT)
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
PFLT3
0
0
PFLT2
0
0
PFLT1
0
0
PFLT0
0
= Unimplemented or Reserved
Figure 13-4. PIT Force Load Timer Register (PITFLT)
Read: Anytime
Write: Anytime; writes to the reserved bits have no effect
Table 13-2. PITFLT Field Descriptions
Field
3:0
PFLT[3:0]
Description
PIT Force Load Bits for Timer 3-0
— These bits have only an effect if the corresponding timer channel (PCE
set) is enabled and if the PIT module is enabled (PITE set). Writing a one into a PFLT bit loads the corresponding
16-bit timer load register into the 16-bit timer down-counter. Writing a zero has no effect. Reading these bits will
always return zero.
13.3.0.3
R
W
Reset
PIT Channel Enable Register (PITCE)
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
PCE3
0
PCE2
0
PCE1
0
PCE0
0
= Unimplemented or Reserved
Figure 13-5. PIT Channel Enable Register (PITCE)
Read: Anytime
Write: Anytime; writes to the reserved bits have no effect
Table 13-3. PITCE Field Descriptions
Field
3:0
PCE[3:0]
Description
PIT Enable Bits for Timer Channel 3:0
— These bits enable the PIT channels 3-0. If PCE is cleared, the PIT
channel is disabled and the corresponding flag bit in the PITTF register is cleared. When PCE is set, and if the
PIT module is enabled (PITE = 1) the 16-bit timer counter is loaded with the start count value and starts
down-counting.
0 The corresponding PIT channel is disabled.
1 The corresponding PIT channel is enabled.
MC9S12XDP512 Data Sheet, Rev. 2.21
546
Freescale Semiconductor
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.