• Inventory
  • Products
  • Technical Information
  • Circuit Diagram
  • Data Sheet
Data Sheet
Home > Data Sheet > S912XEG128J2VAL
S912XEG128J2VAL

S912XEG128J2VAL

Model S912XEG128J2VAL
Description IC,MICROCONTROLLER,16-BIT,CPU12 CPU,CMOS,QFP,112PIN,PLASTIC
PDF file Total 1327 pages (File size: 7M)
Chip Manufacturer ROCHESTER
Chapter 10 XGATE (S12XGATEV3)
Table 10-12. XGSEM Field Descriptions
Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not
available from Freescale for import or sale in the United States prior to September 2010: S12XE products in 208 MAPBGA packages
Field
Description
15–8
Semaphore Mask
— These bits control the write access to the XGSEM bits.
XGSEMM[7:0] Read:
These bits will always read "0".
Write:
0 Disable write access to the XGSEM in the same bus cycle
1 Enable write access to the XGSEM in the same bus cycle
7–0
XGSEM[7:0]
Semaphore Bits
— These bits indicate whether a semaphore is locked by the S12X_CPU. A semaphore can
be attempted to be set by writing a "1" to the XGSEM bit and to the corresponding XGSEMM bit in the same
write access. Only unlocked semaphores can be set. A semaphore can be cleared by writing a "0" to the
XGSEM bit and a "1" to the corresponding XGSEMM bit in the same write access.
Read:
0 Semaphore is unlocked or locked by the RISC core
1 Semaphore is locked by the S12X_CPU
Write:
0 Clear semaphore if it was locked by the S12X_CPU
1 Attempt to lock semaphore by the S12X_CPU
10.3.1.11 XGATE Condition Code Register (XGCCR)
The XGCCR register (Figure
10-13)
provides access to the RISC core’s condition code register.
Module Base +0x001D
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
XGN
0
XGZ
0
XGV
0
XGC
0
= Unimplemented or Reserved
Figure 10-13. XGATE Condition Code Register (XGCCR)
Read: In debug mode if unsecured and not idle (XGCHID
0x00)
Write: In debug mode if unsecured and not idle (XGCHID
0x00)
Table 10-13. XGCCR Field Descriptions
Field
3
XGN
2
XGZ
1
XGV
0
XGC
Sign Flag
— The RISC core’s Sign flag
Zero Flag
— The RISC core’s Zero flag
Overflow Flag
— The RISC core’s Overflow flag
Carry Flag
— The RISC core’s Carry flag
Description
MC9S12XE-Family Reference Manual , Rev. 1.19
Freescale Semiconductor
367
Go Upload

* Only PDF files are allowed for upload

* Enter up to 200 characters.